有货时请通知我
数量 | 价钱 (含税) |
---|---|
1+ | CNY4.040 (CNY4.5652) |
10+ | CNY2.550 (CNY2.8815) |
100+ | CNY1.970 (CNY2.2261) |
500+ | CNY1.940 (CNY2.1922) |
1000+ | CNY1.900 (CNY2.147) |
2500+ | CNY1.780 (CNY2.0114) |
5000+ | CNY1.750 (CNY1.9775) |
产品信息
产品概述
The CD74AC109M96 is a dual positive-edge-triggered J-K Flip-flop with set and reset. It contains two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. This versatile flip-flop can perform as toggle flip-flops by grounding K\ and tying J high. It also can perform as D-type flip-flop if J and K\ are tied together.
- Speed of Bipolar F, AS and S, with significantly reduced power consumption
- Balanced propagation delays
- ±24mA Output drive current
- SCR-Latchup-resistant CMOS process and circuit design
- Green product and no Sb/Br
技术规格
74AC109
10.3ns
24mA
SOIC
上升沿
1.5V
74AC
-55°C
-
JK
100MHz
SOIC
16引脚
差分
5.5V
74109
125°C
-
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Mexico
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书