有货时请通知我
数量 | 价钱 (含税) |
---|---|
1+ | CNY84.900 (CNY95.937) |
10+ | CNY74.290 (CNY83.9477) |
25+ | CNY61.550 (CNY69.5515) |
50+ | CNY55.190 (CNY62.3647) |
100+ | CNY50.940 (CNY57.5622) |
250+ | CNY47.550 (CNY53.7315) |
500+ | CNY45.000 (CNY50.850) |
产品信息
产品概述
The CDCVF2310PW is a high-performance low-skew Clock Buffer operates up to 200MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y(0:4) or 2Y(0:4) can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y(0:4) or 2Y(0:4) can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5 and 3.3V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.
- High-performance 1:10 clock driver
- Operates up to 200MHz at VDD 3.3V
- Output Enable Glitch Suppression
- Distributes one clock input to two banks of five outputs
- 25Ω On-chip series damping resistors
- <lt/>100ps at VDD 3.3V Pin-to-pin skew
- Green product and no Sb/Br
警告
Device has limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
技术规格
时钟发生器
10输出
3.6V
24引脚
85°C
-
No SVHC (27-Jun-2018)
200MHz
2.3V
TSSOP
-40°C
-
MSL 1 -无限制
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书