产品信息
产品概述
The SN74LVC74APWR is a dual positive-edge-triggered D-type Flip-flop designed for 1.65 to 3.6V VCC operation. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The data I/Os and control inputs are overvoltage tolerant. This feature allows the use of these devices for down-translation in a mixed-voltage environment.
- Maximum tpd of 5.2ns at 3.3V
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
技术规格
74LVC74
5.2ns
-
TSSOP
上升沿
1.65V
74LVC
-40°C
-
D
100MHz
TSSOP
14引脚
互补
3.6V
7474
125°C
-
技术文档 (1)
SN74LVC74APWR 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书