打印页面
183 有货
1,080 您现在可以预订货品了
183 件可于 5-6 个工作日内送达(英国 库存)
数量 | 价钱 (含税) |
---|---|
1+ | CNY41.460 (CNY46.8498) |
10+ | CNY34.940 (CNY39.4822) |
25+ | CNY34.150 (CNY38.5895) |
50+ | CNY33.720 (CNY38.1036) |
100+ | CNY32.790 (CNY37.0527) |
250+ | CNY32.500 (CNY36.725) |
500+ | CNY32.470 (CNY36.6911) |
包装规格:每个
最低: 1
多件: 1
CNY41.46 (CNY46.85 含税)
添加部件编号/注释行
此订单的信息已添加到您的订单确认邮件、发票和发货通知中。
该代码将添加到订单确认、发票、发货通知、订单确认电子邮件和产品标签中。
产品概述
MT48LC8M16A2P-6A IT:L is a 128Mb SDRAM and a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x16’s 33,554,432-bit banks are organized as 4096 rows by 512 columns by 16 bits.
- Operating supply voltage range is 3V to 3.6V
- 8Meg x 16 (2 Meg x 16 x 4 banks) configuration, LVTTL-compatible inputs and outputs
- Packaging style is 54-pin TSOP II (400 mil)
- Timing (cycle time) is 6.0ns at CL = 3 (x16 only)
- Industrial temperature range is –40˚C to +85˚C
- Clock frequency is 167MHz, auto refresh is 64ms, 4096-cycle refresh
- Fully synchronous to all signals registered on positive edge of system clock
- Internal, pipelined operation to column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Auto precharge, includes concurrent auto precharge and auto refresh modes
技术规格
DRAM类型
SDR
记忆配置
8M x 16位
IC 外壳 / 封装
TSOP
额定电源电压
3.3V
工作温度最小值
-40°C
产品范围
-
存储密度
128Mbit
时钟频率最大值
166MHz
针脚数
54引脚
芯片安装
表面安装
工作温度最高值
85°C
技术文档 (1)
法律与环境
原产地:
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
税则号:85423239
US ECCN:EAR99
EU ECCN:NLR
RoHS 合规:是
RoHS
RoHS 邻苯二甲酸盐合规:是
RoHS
下载产品合规证书
产品合规证书
重量(千克):.000001